### LAB 05: 8-bit Ripple Carry Adder

# Purpose: In this project you are asked to define and test a Ripple Carry Adder (Part III)

### **Objectives:**

- Continue to get familiar with EDAPlayground
- Continue to learn HDL (Verilog) basics
- To understand arithmetic logic unit: half and full adder
- To understand arithmetic logic unit: 8-bit Ripple Carry Adder

### Part 1: Define and Test a Half Adder (Refer to previous lab)

The Half Adder is a digital building block with 2 inputs (A, B) and 2 outputs (S, Cout). The Half Adder logic must be modeled next. The circuit below shows the Half Adder logic circuit and the equivalent boolean equations:



**Binary Operator Symbols in Verilog** 

| v 1          | tor symbols in vernog |
|--------------|-----------------------|
| ~            | NOT                   |
| *,/,%        | mult, div, mod        |
| +, -         | add,sub               |
| <<,>>        | shift                 |
| <<<,>>>>     | arithmetic shift      |
| <, <=, >, >= | comparison            |
| ==, !=       | equal, not equal      |
| &, ~&        | AND, NAND             |
| ^,~^         | XOR, XNOR             |
| , ~          | OR, NOR               |
| ?:           | ternary operator      |

Lab 05 Page 1 of 9

This completes the verilog module definition of the half adder. Next it must be tested to ensure it works correctly.



**Step 2:** Create a Half Adder Verilog Test Fixture. To test a module for correct functionality, a set of inputs will be provided to produce an expected set of outputs. A Verilog Testbench is used to test a Verilog source module.

Create the Half Adder test script. To test a module for correct functionality, a set of inputs will be provided to produce an expected set of outputs. For simple modules like the half adder a truth table is used to show the outputs that can be expected from a set of inputs.

| Α | В | Cout | S |
|---|---|------|---|
| 0 | 0 | 0    | 0 |
| 0 | 1 | 0    | 1 |
| 1 | 0 | 0    | 1 |
| 1 | 1 | 1    | 0 |

The Cout output column shows that Cout equals 1 only when A equals 1 and B equals 1.

The S output column shows that S equals 1 when the value of A is not equal to the value of B.

Simulation results are shown as waveforms. Steps to view and interpret simulation results are outlined on the next page.



Lab 05 Page 2 of 9

#### Part 2: Define and test a Full Adder

(Read Chapter 5 page 240 of the textbook for an explanation of the Full Adder.) **Step 1: The plan!** A Full Adder will be created using **hierarchical design**. A Full Adder can be made by using two instances of the **Half Adder** and an **OR** gate as shown below.



The circuit has been annotated with extra labels for easy translation into Verilog. Below is the Verilog module to model everything within the dotted box above.

```
design.sv
         \oplus
  1 // Code your design here
  2 module HalfAdder(A, B, Cout, S);
        input A, B;
  3
        output Cout, S;
  4
  5
  6
        assign Cout = A & B;
  7
        assign S = A \wedge B;
 9 endmodule
 10
 11
 12 module FullAdder(Cin,FA_A, FA_B,FA_S, FA_Cout);
 13
        input FA_A, FA_B, Cin;
        output FA_S, FA_Cout;
 14
 15
        wire ha0_s, ha0_c, ha1_c;
 16
 17
        HalfAdder ha0 (
 18
                              .A (
                                      FA_A
                              .B (
                                      FA_B
 19
                              .cout ( ha0_c
 20
                              .s (
 21
                       );
 23
 24
        HalfAdder ha1 (
                              .A (
 25
                              .B (
                              .Cout (
 26
 27
                       );
 28
      //YOU NEED TO FILL OUT INPUTS/OUTPUTS FO HA1
 29
 30
        assign FA_Cout = ha0_C | ha1_C; //THIS IS THE CARRY OUT FOR THE FULLADDER
 31
 32 endmodule
```

Take note of how the labels in the diagram correlate to the labels in the Verilog module. There are two <u>instances</u> of the HalfAdder module created in Part 1 of this lab. The instances have <u>instance labels</u> **ha0** for HalfAdder zero and **ha1** for HalfAdder one. Variables in Verilog are referred to as *signals*. A Verilog convention known as <u>named port mapping</u> is used to connect inputs and outputs of the HalfAdder to <u>signals</u> within the FullAdder. The

Lab 05 Page 3 of 9

#### CECS 225 Digital Logic and Assembly Programming

port signals from the HalfAdder are preceded with the dot operator and signals from the FullAdder go in the following parenthesis. *Local* signals that are not inputs or outputs within the FullAdder must be declared using the wire keyword. Finally the OR gate is represented by the assignment statement where the OR logic operation.

```
design.sv
        \oplus
 1 // Code your design here
 2 module HalfAdder(A, B, Cout, S);
       input A, B;
 3
 4
        output Cout, S;
  5
       assign Cout = A & B;
  6
        assign S = A \wedge B;
  7
  8
 9 endmodule
 10
 11
 12 module FullAdder(Cin,FA_A, FA_B,FA_S, FA_Cout);
        input FA_A, FA_B, Cin;
 13
        output FA_S, FA_Cout;
 14
 15
        wire ha0_s, ha0_c, ha1_c;
 16
 17
        HalfAdder ha0 (
 18
                             .B (
                                     FA_B
 19
                                             ),
                             .cout ( ha0_c
 20
                             .s (
                                     ha0_s
 21
                      );
 22
 23
        HalfAdder ha1 (
 24
                             .A (
 25
                             .B (
                             .Cout (
 26
 27
                             .s (
                      );
 28
     //YOU NEED TO FILL OUT INPUTS/OUTPUTS FO HA1
 29
        assign FA_Cout = ha0_C | ha1_C; //THIS IS THE CARRY OUT FOR THE FULLADDER
 31
32 endmodule
```

Use the given truth table on the left to make your test cases.

| C <sub>in</sub> | Α | В | Cout | S |
|-----------------|---|---|------|---|
| 0               | 0 | 0 | 0    | 0 |
| 0               | 0 | 1 | 0    | 1 |
| 0               | 1 | 0 | 0    | 1 |
| 0               | 1 | 1 | 1    | 0 |
| 1               | 0 | 0 | 0    | 1 |
| 1               | 0 | 1 | 1    | 0 |
| 1               | 1 | 0 | 1    | 0 |
| 1               | 1 | 1 | 1    | 1 |

Lab 05 Page 4 of 9

23

24

end

26 endmodule

```
testbench.sv +
    `timescale 1ns/1ps
 3 module testbench();
     reg FA_A1, FA_B1, Cin1;
     wire FA_S1, FA_Cout1;
     FullAdder FA1( Cin1, FA_A1, FA_B1, FA_S1, FA_Cout1);
      initial begin
 10
       $dumpfile ("dump.vcd");
 11
        $dumpvars (1, testbench);
 13
        $display ("Test Case 0");
cin1 = 1'b0; FA_A1 = 1'b0; FA_B1 = 1'b0;
$display ("Cin = %b",Cin1, " FA_A = %b",FA_A1, " FA_B = %b", FA_B1);
 14
 15
         $display ( "FA_Cout = %b", FA_Cout1, " FA_S = %b", FA_S1);
 18
 19
 20
 21
        //CONTINUE TO ADD THTE REMAING TEST CASES
 22
```

Correct output waveform is supposed to show all eighth test cases as below:



```
[2019-10-21 15:16:00 EDT] iverilog '-Wall' design.sv testbench.sv && unbuffer vvp a.out
testbench.sv:1: warning: Some modules have no timescale. This may cause
testbench.sv:1: : confusing timing results. Affected modules are:
testbench.sv:1: : -- module FullAdder declared here: design.sv:1: testbench.sv:1: : -- module HalfAdder declared here: design.sv:3
                     : -- module FullAdder declared here: design.sv:13
VCD info: dumpfile dump.vcd opened for output.
Test Case 0
Cin = 0 FA_A = 0 FA_B = 0
FA\_Cout = 0 FA\_S = 0
Test Case 1
Cin = 0 FA_A = 0 FA_B = 1
FA\_Cout = 0 FA\_S = 1
Test Case 2
Cin = 0 FA_A = 1 FA_B = 0
FA\_Cout = 0 FA\_S = 1
Test Case 3
Cin = 0 FA_A = 1 FA_B = 1
FA\_Cout = 1 FA\_S = 0
Test Case 4
Cin = 1 FA\_A = 0 FA\_B = 0
FA\_Cout = 0 FA\_S = 1
Test Case 5
Cin = 1 FA_A = 0 FA_B = 1
FA\_Cout = 1 FA\_S = 0
Cin = 1 FA_A = 1 FA_B = 0
FA\_Cout = 1 FA\_S = 0
Test Case 7
Cin = 1 FA_A = 1 FA_B = 1
FA\_Cout = 1 FA\_S = 1
Done
```

Lab 05 Page 5 of 9

#### Part 3: Define and test a 8-bit RCA

#### RCA8 will have:

- two 8-bit inputs A 8, B 8
- a 1-bit input Cin 1
- a 1-bit output Cout\_1
- an 8-bit output **S** 8

The internal structure of the RCA8 module follows Figure 5.5 of the textbook however there will only be eight Full Adders( numbered 0 through 7) tied together.

## **Ripple Carry Adder Diagram**



# Here is partial Veriloy code, you need to continue from the previous FA to fill out the rest!

```
// Code your design here
module HalfAdder(A, B, Cout, S);
      input A, B;
      output Cout, S;
      assign Cout = A \& B;
       assign S = A \wedge B;
endmodule
module FullAdder (Cin, FA A, FA_B,FA_S, FA_Cout);
      input FA A, FA B, Cin;
      output FA S, FA Cout;
      wire ha0 S, ha0 C, ha1 C;
      HalfAdder ha0 (
                                        FA A ),
                                  .A (
                                         .B ( FA B ),
                                         .Cout (ha0 C),
                                         .S (
                                                ha0 S)
          );
      HalfAdder hal (
                                  .A (
                                         Cin
                                                ),
                                         .B (
                                                ha0 S),
                                         .Cout (hal C),
```

Lab 05 Page 6 of 9

```
CECS 225
                      Digital Logic and Assembly Programming
                                     .S (
                                           FAS)
                                     );
      assign FA Cout = ha0_C | ha1_C;
endmodule
//now we are going to create a 8-bit ripple carry adder
module RCA8 (A 8, B 8, Cin 1, Cout 1, S 8);
 input [7:0] A _8, B_8;
 input Cin 1;
 output Cout 1;
 output [7:0] S 8;
      wire c0, c1, c2, c3,c4, c5, c6;
      FullAdder fa0 (.Cin (Cin 1),
          .FA A (A 8[0]),
          .FA_B (B_8[0]),
          .FA S (S 8[0]),
          .FA Cout( c0 )
         );
      FullAdder fa1 (.Cin (c0),
           .FA A (A 8[1]),
           .FA_B (B_8[1]),
           .FA S (S 8[1]),
           .FA Cout(c1)
```

//Make sure add corresponding variables for fa2~fa7

);

Lab 05 Page 7 of 9

```
CECS 225
                       Digital Logic and Assembly Programming
           .FA S (),
            .FA Cout(
                       )
         );
      FullAdder fa5 (.Cin (),
           .FA A (),
           .FA B (),
           .FA S (),
            .FA Cout(
         );
      FullAdder fa6 (.Cin (),
           .FA A (),
           .FA B (),
           .FA S (),
            .FA Cout( )
         );
FullAdder fa7 (.Cin (c6),
           .FA A (A 8[7]),
           .FA B (B 8[7]),
           .FA S (S 8[7]),
             .FA Cout(Cout 1)
         );
endmodule
```

# Here is the testbench code with the first test cases, please continue to add the rest!

```
'timescale 1ns/1ps
module testbench();
      reg [7:0] A 81, B 81;
      reg Cin 11;
     wire Cout 11;
      wire [7:0] S 81;
      RCA8 rca(A 81, B 81, Cin 11, Cout 11, S 81);
      initial begin
            $dumpfile ("dump.vcd");
            $dumpvars (1, testbench);
            $display ("Test Case 0");
            Cin 11 = 1'b0; A 81 = 8'h12; B 81 = 8'h34;
            \frac{1}{3} $\frac{1}{3}$ $\fra
            $display ("Cout 1 = %b", Cout 11, " S 8 = %2h", S 81);
            $display ("Test Case 1");
            Cin 11 = 1'b0; A 81 = 8'h55; B 81 = 8'hAA;
```

Lab 05 Page 8 of 9

## You need to add the rest SIX testcases here!!!

end endmodule

Here is the output after the simulation!



Lab Report: Submit a single PDF or WORD to beachboard with the following contents.

- Title Page
  - o CECS 225
  - o Lab 5
  - Your Name
- Section 1: RCA Verilog module source code
- Section 2: RCA Verilog Test code
- **Section 3:** Function Table with 8 test cases

| Inputs       |     |     | Outputs |      |     |
|--------------|-----|-----|---------|------|-----|
| Test<br>Case | Cin | A_8 | B_8     | Cout | S_8 |
| 0            | 0   | 12  | 34      |      |     |
| 1            | 0   | 55  | AA      |      |     |
| 2            | 0   | 72  | 27      |      |     |
| 3            | 0   | 80  | 08      |      |     |
| 4            | 1   | 12  | 34      |      |     |
| 5            | 1   | 55  | AA      |      |     |
| 6            | 1   | 72  | 27      |      |     |
| 7            | 1   | 80  | 08      |      |     |

• **Section 4:** RCA Simulation Screenshot showing correct results (make sure the order of input/output variables match the truth table)

Lab 05 Page 9 of 9